Global ()

Investor Relations (http://investors.micron.com/) | Micron Blogs (/about/blogs) | Jobs (/jobs) | Contact (/contact-us) Sales Network (/support/sales-network) Sign Up (/my-account/create-modal)

Login (/my-account/login-modal?returnUrl=/products/datasheets/,-w-,)

Home > Memory and Storage Products > 1GB 2GB 4GB X64 SR 204 Pin DDR3 SODIMM

ADD (/MY-ACCOUNT/LOGIN?RETURNURL=/PRODUCTS/DATASHEETS/56C736D4-2003-48C5-AD5D-ADDEC6C93B4E)

EMAIL (/MY-ACCOUNT/LOGIN?RETURNURL=/PRODUCTS/DATASHEETS/56C736D4-2003-48C5-AD5D-ADDEC6C93B4E)





Products ∨

Data Sheet Uploaded 05/2015

Page 1 of 4 | Next Page (/products/datasheets/{56C736D4-2003-48C5-AD5D-ADDEC6C93B4E}?page=2) | Table of Contents

Search this datasheet

Parts associated with this datasheet:

MT8JTF25664HZ-1G4 (/parts/modules/ddr3-sdram/mt8jtf25664hz-1g4) MT8JTF51264HZ-1G6 (/parts/modules/ddr3-sdram/mt8jtf51264hz-1g6)

**Show More** 

#### **Features**

ADD (/MY-ACCOUNT/LOGIN?RETURNURL=/PRODUCTS/DATASHEETS/56C736D4-2003-48C5-AD5D-ADDEC6C93B4E)

EMAIL (/MY-ACCOUNT/LOGIN?RETURNURL=/PRODUCTS/DATASHEETS/56C736D4-2003-48C5-AD5D-ADDEC6C93B4E)

### Pin Assignments

ADD (/MY-ACCOUNT/LOGIN?RETURNURL=/PRODUCTS/DATASHEETS/56C736D4-2003-48C5-AD5D-ADDEC6C93B4E)

EMAIL (/MY-ACCOUNT/LOGIN?RETURNURL=/PRODUCTS/DATASHEETS/56C736D4-2003-48C5-AD5D-ADDEC6C93B4E)

# **Pin Assignments**

Table 1. Pin Assignments

|     | 204-Pin DDR3 SODIMM Front |     |                 |     |          |     |          |     |                 | 204-Pin DDR3 SODIMM Back |          |     |          |     |          |  |
|-----|---------------------------|-----|-----------------|-----|----------|-----|----------|-----|-----------------|--------------------------|----------|-----|----------|-----|----------|--|
| Pin | Symbol                    | Pin | Symbol          | Pin | Symbol   | Pin | Symbol   | Pin | Symbol          | Pin                      | Symbol   | Pin | Symbol   | Pin | Symbol   |  |
| 1   | $V_{REFDQ}$               | 53  | DQ19            | 105 | $V_{DD}$ | 157 | DQ42     | 2   | V <sub>SS</sub> | 54                       | $V_{SS}$ | 106 | $V_{DD}$ | 158 | DQ46     |  |
| 3   | V <sub>SS</sub>           | 55  | V <sub>SS</sub> | 107 | A10      | 159 | DQ43     | 4   | DQ4             | 56                       | DQ28     | 108 | BA1      | 160 | DQ47     |  |
| 5   | DQ0                       | 57  | DQ24            | 109 | BA0      | 161 | $V_{SS}$ | 6   | DQ5             | 58                       | DQ29     | 110 | RAS#     | 162 | $V_{SS}$ |  |
| 7   | DQ1                       | 59  | DQ25            | 111 | $V_{DD}$ | 163 | DQ48     | 8   | V <sub>SS</sub> | 60                       | $V_{SS}$ | 112 | $V_{DD}$ | 164 | DQ52     |  |
| 9   | $V_{SS}$                  | 61  | $V_{SS}$        | 113 | WE#      | 165 | DQ49     | 10  | DQS0#           | 62                       | DQ3#     | 114 | S0#      | 166 | DQ53     |  |

| 11 | DM0      | 63  | DM3             | 115 | CAS#     | 167 | V <sub>SS</sub> | 12 | DQS0     | 64  | DQ3             | 116 | ODT0        | 168 | V <sub>SS</sub> |
|----|----------|-----|-----------------|-----|----------|-----|-----------------|----|----------|-----|-----------------|-----|-------------|-----|-----------------|
| 13 | $V_{SS}$ | 65  | V <sub>SS</sub> | 117 | $V_{DD}$ | 169 | DQS6#           | 14 | $V_{SS}$ | 66  | V <sub>SS</sub> | 118 | $V_{DD}$    | 170 | DM6             |
| 15 | DQ2      | 67  | DQ26            | 119 | A13      | 171 | DQS6            | 16 | DQ6      | 68  | DQ30            | 120 | NC          | 172 | $V_{SS}$        |
| 17 | DQ3      | 69  | DQ27            | 121 | NC       | 173 | $V_{SS}$        | 18 | DQ7      | 70  | DQ31            | 122 | NC          | 174 | DQ54            |
| 19 | $V_{SS}$ | 71  | $V_{SS}$        | 123 | $V_{DD}$ | 175 | DQ50            | 20 | $V_{SS}$ | 72  | $V_{SS}$        | 124 | $V_{DD}$    | 176 | DQ55            |
| 21 | DQ8      | 73  | CKE0            | 125 | NC       | 177 | DQ51            | 22 | DQ12     | 74  | NC              | 126 | $V_{REFCA}$ | 178 | $V_{SS}$        |
| 23 | DQ9      | 75  | $V_{DD}$        | 127 | $V_{SS}$ | 179 | $V_{SS}$        | 24 | DQ13     | 76  | $V_{DD}$        | 128 | $V_{SS}$    | 180 | DQ60            |
| 25 | $V_{SS}$ | 77  | NC              | 129 | DQ32     | 181 | DQ56            | 26 | $V_{SS}$ | 78  | A15             | 130 | DQ36        | 182 | DQ61            |
| 27 | DQS1#    | 79  | BA2             | 131 | DQ33     | 183 | DQ57            | 28 | DM1      | 80  | A14             | 132 | DQ37        | 184 | $V_{SS}$        |
| 29 | DQS1     | 81  | $V_{DD}$        | 133 | $V_{SS}$ | 185 | $V_{SS}$        | 30 | RESET#   | 82  | $V_{DD}$        | 134 | $V_{SS}$    | 186 | DQS7#           |
| 31 | $V_{SS}$ | 83  | A12             | 135 | DQS4#    | 187 | DM7             | 32 | $V_{SS}$ | 84  | A11             | 136 | DM4         | 188 | DQS7            |
| 33 | DQ10     | 85  | A9              | 137 | DQS4     | 189 | $V_{SS}$        | 34 | DQ14     | 86  | A7              | 138 | $V_{SS}$    | 190 | $V_{SS}$        |
| 35 | DQ11     | 87  | $V_{DD}$        | 139 | $V_{SS}$ | 191 | DQ58            | 36 | DQ15     | 88  | $V_{DD}$        | 140 | DQ38        | 192 | DQ62            |
| 37 | $V_{SS}$ | 89  | A8              | 141 | DQ34     | 193 | DQ59            | 38 | $V_{SS}$ | 90  | A6              | 142 | DQ39        | 194 | DQ63            |
| 39 | DQ16     | 91  | A5              | 143 | DQ35     | 195 | $V_{SS}$        | 40 | DQ20     | 92  | A4              | 144 | $V_{SS}$    | 196 | $V_{SS}$        |
| 41 | DQ17     | 93  | $V_{DD}$        | 145 | $V_{SS}$ | 197 | SA0             | 42 | DQ21     | 94  | $V_{DD}$        | 146 | DQ44        | 198 | NF              |
| 43 | $V_{SS}$ | 95  | A3              | 147 | DQ40     | 199 | $V_{DDSPD}$     | 44 | $V_{SS}$ | 96  | A2              | 148 | DQ45        | 200 | SDA             |
| 45 | DQS2#    | 97  | A1              | 149 | DQ41     | 201 | SA1             | 46 | DM2      | 98  | A0              | 150 | $V_{SS}$    | 202 | SCL             |
| 47 | DQS2     | 99  | $V_{DD}$        | 151 | $V_{SS}$ | 203 | $V_{TT}$        | 48 | $V_{SS}$ | 100 | $V_{DD}$        | 152 | DQS5#       | 204 | $V_{TT}$        |
| 49 | $V_{SS}$ | 101 | CK0             | 153 | DM5      | -   | -               | 50 | DQ22     | 102 | CK1             | 154 | DQS5        | _   | -               |
| 51 | DQ18     | 103 | CK0#            | 155 | $V_{SS}$ | -   | _               | 52 | DQ23     | 104 | CK1#            | 156 | $V_{SS}$    | -   | -               |

Products and specifications discussed herein are subject to change by Micron without notice. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.

#### Pin Descriptions

ADD (/MY-ACCOUNT/LOGIN?RETURNURL=/PRODUCTS/DATASHEETS/56C736D4-2003-48C5-AD5D-ADDEC6C93B4E)

EMAIL (/MY-ACCOUNT/LOGIN?RETURNURL=/PRODUCTS/DATASHEETS/56C736D4-2003-48C5-AD5D-ADDEC6C93B4E)

## **Pin Descriptions**

The pin description table below is a comprehensive list of all possible pins for all DDR3 modules. All pins listed may not be supported on this module. See Pin Assignments for information specific to this module.

Table 1. Pin Descriptions

| Symbol       | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|--------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Ax           | Input | Address inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BAx) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. See the Pin Assignments Table for density-specific addressing information. |  |  |  |  |
| ВАх          | Input | <b>Bank address inputs:</b> Define the device bank to which an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA define which mode register (MR0, MR1, MR2, or MR3) is loaded during the LOAD MODE command.                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| CKx,<br>CKx# | Input | <b>Clock:</b> Differential clock inputs. All control, command, and address input signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#.                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|              |       | Clock enable: Enables (registered HIGH) and disables (registered LOW) internal circuitry and clocks                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |

| CKEx               | Input                  | on the DRAM.                                                                                                                                                                                                                                                                                                       |
|--------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMx                | Input                  | <b>Data mask (x8 devices only):</b> DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH, along with that input data, during a write access. Although DM pins are input-only, DM loading is designed to match that of the DQ and DQS pins.                                      |
| ODTx               | Input                  | <b>On-die termination:</b> Enables (registered HIGH) and disables (registered LOW) termination resistance internal to the DDR3 SDRAM. When enabled in normal operation, ODT is only applied to the following pins: DQ, DQS, DQS#, DM, and CB. The ODT input will be ignored if disabled via the LOAD MODE command. |
| Par_In             | Input                  | Parity input: Parity bit for Ax, RAS#, CAS#, and WE#.                                                                                                                                                                                                                                                              |
| RAS#, CAS#, WE#    | Input                  | <b>Command inputs:</b> RAS#, CAS#, and WE# (along with S#) define the command being entered.                                                                                                                                                                                                                       |
| RESET#             | Input<br>(LVCMOS)      | <b>Reset:</b> RESET# is an active LOW asychronous input that is connected to each DRAM and the registering clock driver. After RESET# goes HIGH, the DRAM must be reinitialized as though a normal power-up was executed.                                                                                          |
| Sx#                | Input                  | Chip select: Enables (registered LOW) and disables (registered HIGH) the command decoder.                                                                                                                                                                                                                          |
| SAx                | Input                  | <b>Serial address inputs:</b> Used to configure the temperature sensor/SPD EEPROM address range on the I <sup>2</sup> C bus.                                                                                                                                                                                       |
| SCL                | Input                  | <b>Serial clock for temperature sensor/SPD EEPROM:</b> Used to synchronize communication to and from the temperature sensor/SPD EEPROM on the I <sup>2</sup> C bus.                                                                                                                                                |
| CBx                | I/O                    | Check bits: Used for system error detection and correction.                                                                                                                                                                                                                                                        |
| DQx                | I/O                    | Data input/output: Bidirectional data bus.                                                                                                                                                                                                                                                                         |
| DQSx,<br>DQSx#     | I/O                    | <b>Data strobe:</b> Differential data strobes. Output with read data; edge-aligned with read data; input with write data; center-aligned with write data.                                                                                                                                                          |
| SDA                | I/O                    | <b>Serial data:</b> Used to transfer addresses and data into and out of the temperature sensor/SPD EEPROM on the I <sup>2</sup> C bus.                                                                                                                                                                             |
| TDQSx,<br>TDQSx#   | Output                 | <b>Redundant data strobe (x8 devices only):</b> TDQS is enabled/disabled via the LOAD MODE command to the extended mode register (EMR). When TDQS is enabled, DM is disabled and TDQS and TDQS# provide termination resistance; otherwise, TDQS# are no function.                                                  |
| Err_Out#           | Output<br>(open drain) | Parity error output: Parity error found on the command and address bus.                                                                                                                                                                                                                                            |
| EVENT#             | Output<br>(open drain) | <b>Temperature event:</b> The EVENT# pin is asserted by the temperature sensor when critical temperature thresholds have been exceeded.                                                                                                                                                                            |
| $V_{DD}$           | Supply                 | <b>Power supply:</b> 1.5V $\pm$ 0.075V. The component $V_{DD}$ and $V_{DDQ}$ are connected to the module $V_{DD}$ .                                                                                                                                                                                                |
| $V_{DDSPD}$        | Supply                 | Temperature sensor/SPD EEPROM power supply: 3.0–3.6V.                                                                                                                                                                                                                                                              |
| V <sub>REFCA</sub> | Supply                 | <b>Reference voltage:</b> Control, command, and address V <sub>DD</sub> /2.                                                                                                                                                                                                                                        |
| $V_{REFDQ}$        | Supply                 | Reference voltage: DQ, DM V <sub>DD</sub> /2.                                                                                                                                                                                                                                                                      |
| V <sub>SS</sub>    | Supply                 | Ground.                                                                                                                                                                                                                                                                                                            |
| V <sub>TT</sub>    | Supply                 | <b>Termination voltage:</b> Used for control, command, and address V <sub>DD</sub> /2.                                                                                                                                                                                                                             |
| NC                 | -                      | No connect: These pins are not connected on the module.                                                                                                                                                                                                                                                            |
| NF                 | -                      | <b>No function:</b> These pins are connected within the module, but provide no functionality.                                                                                                                                                                                                                      |

Products and specifications discussed herein are subject to change by Micron without notice. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.

Solutions (/solutions)

Automotive Memory Solutions (/solutions/automotive)

Memory and Storage Products (/products)

DRAM (/products/dram)

Our Company (/about/our-company)

About (/about)

Support (/support)

Contact Us (/contact-us)
ort/salesSales Network

Sales Network (/support/salesnetwork)

(/support/sales-network)

Client SSD Storage (/solutions/client-ssd-storage)

Data Center (/solutions/datacenter)

**Embedded Memory Solutions** (/solutions/embedded-memory)

Enterprise SSD Storage (/solutions/enterprise-ssdstorage)

Mobile Memory Solutions (/solutions/mobile-memory)

**Networking Innovations** (/solutions/networkinginnovations)

Supercomputing Memory (/solutions/supercomputingmemory)

**Ultrathin Solutions** (/solutions/ultrathin) DRAM Modules (/products/dram- News and Events (/about/newsmodules)

NAND Flash (/products/nandflash)

Managed NAND (/products/managed-nand)

NOR Flash (/products/nor-flash) Hybrid Memory Cube

(/products/hybrid-memory-cube) Multichip Packages (/products/multichip-packages)

Solid State Drives (/products/solid-state-storage) and-events)

Micron Blogs (/about/blogs) Micron Foundation (/foundation) **Emerging Technologies** 

(/about/emerging-technologies)

Locations (/about/locations) Our Commitment (/about/our-

commitment) Investor Relations (http://investors.micron.com)

**Authorized Distributors** (/support/salesnetwork/authorized-distributors) Contact Us (/contact-us) Jobs (/jobs)

**Authorized Sales** (/support/authorized-sales)

Site Map (/site-map)

Surplus Equipment (/surplus) Terms of Use (/terms-of-use)

Terms and Conditions of Sale (/terms-and-conditions-of-

sale)

Privacy (/privacy)



(http://www.crucial.com)



(http://www.ballistixgaming.com/)

(http://www.lexar.com/)

©2016 Micron Technology, Inc. All rights reserved. Information, products, and/or specifications are subject to change without notice. All information is provided on an "AS IS" basis without warranties of any kind. Drawings may not be to scale. Micron, the Micron logo, and all other Micron trademarks are the property of Micron Technology, Inc. All other trademarks are the property of their respective owners.